## Applying verification concepts on a D FF

## Verification plan for a positive edge triggered D flip flop with active low reset

| Verify |                  | Check that                                                                                                                                                    | Test case                 |
|--------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
| 1.     | Normal operation | <ul><li>@ posedge of clock the data is transferred to output and the inverted output is correct.</li><li>Output is only updated at posedge of clock</li></ul> | D = 1<br>#1 D=0<br>#2 D=1 |
| 2.     | Reset            | When reset=0 the output is zero                                                                                                                               | Rst=0<br>#3 Rst=1         |

## Testbench simulation with Synopsys VCS tool

